\* What happens when the PC is powered up? Ans: When the PC is powered up, the processor is put in a neset state, the CS register is set to FFFFh, and IP is sel to ooooh. So, he first instruction it executes is lowled at FFFFoh. This me mony location is in ROM and it condpol to the starting point of the BIOS The Bros noutines first check for system and poulines. memory eppors and then initialize the internupt vectors and BIOS data area Finally, BIOS loads the operating system from the system disk, which is done in two steps. first the BIOS load a small program called boof program and then the boot program loads the actual operating system noutines.

\* Define multicons and many come processon? A multicone processor is an integrated. Ans: processing units, called cones. Each cope reads and executes program had instructions, as if the computer had several processors. Manycope processor is a specialist multi-core processor designed for a high degree of parallel processing, containing numerous simpler, independent processor cores. Manycone processors are used extensively in embedded computers and high-performance comuting.

\* Explain the difference between the following instructions: MOV AX, 2437H and MOV AX, 2437H Ans: MOV AX,2437H means the AX register will contain.
the value of 2437H as its
content. And MOV AX, [2437H] means-AX will contain the contents of 05:2437H. that is located in DS: 2437 H.



| * Compare RISC processor? Ans:                          | pesson with eisc                            |
|---------------------------------------------------------|---------------------------------------------|
|                                                         | CISC                                        |
| (1) Single-eyele<br>instructions                        | (1) Mulliple-eyele<br>instructions          |
| (2) Highly pipelined                                    | (2) Less pipeline d                         |
| (3) Few addressing modes                                | (3) Many addressing                         |
| (4) Heavy use of RAM                                    | (4) Efficient use of RAM than RISE          |
| (5) Simple, standardized instructions                   | (5) Complex and variable length instruction |
| (6) Uses more negisters                                 | (6) Uses less negistens                     |
| (7) RISC anchitecture gives more important to software. | (2) 0150 apphilecture                       |
| THE PARTY N                                             |                                             |
|                                                         | 1                                           |

| * While Iwo differ<br>rouline and DOS<br>Ans:      | pences between BIOS padine?                  |
|----------------------------------------------------|----------------------------------------------|
| DOS pouline                                        | BIOS pouline                                 |
| (1) DOS roudines operate<br>over enline PC family. | (1) BIOS poudines are machine specific.      |
| (3) DOS powine<br>is associated with               | (2) BIOS powline is associated with INT 1614 |
| * Disadvantage of                                  | DMA:                                         |

DMA operation is carried out by DMA controller so the endension of resources make DMA operation more expensive.

to perform the following: Rut the sum 1+3+5+7+9 ... +25 in Bx 501: STARK · MODEL SMALL . STACK 100H · DATA . CODE XOR BX,BX MOV AX, QDATA MOV DS, AX XOR BX, BX MOV AX,1 TESTVAL: CMP A+, 25 JG ENDPRO JLE ADOVAL ADOVAL: ADD BX, AX #ADD AX,2 JMP TESTVAL MOV AH, 4CH EMOPRO: INT 21H

\* What happens to after executing a CALL and RET instruction?

Ans:

The execution of RET instruction causes the stack to be popped into . If and control neturns to the calling program.

The call instruction invokes a procedure. For a near NEAR procedure, execution of CALL causes the offset address of the near instruction in line after the CALL to be saved on the stack and the IP gets the offset of the first instruction in the procedure.

\* Have ony problem in the following code If so, explain it and solve this problem. Am MOV ex.0 MOV AH,2 MOV DL, "\* TOP: INT 21H LOOP TOP Ans: The problem with the given code is that the initial value of CX is O. ex is used as a loop counter. For every eyele of a loop operation, the value of ex decreases by 1 and the loop operation goes on until ex is o. But here the initial value of CX is, 0, and so the loop operation will not start at all. Place a value greater than O in ex depending on the number of loop want

\* What are the parts of machine instruction? Write down the steps that CPV goes through to execute a machine instruction? Ans: A machine instruction has two parts: an opeode and openands.
The oppode specifies the type of an information and the openation openands of data to be operated on. The CPU goes through the following steps to execute a machine instruction. (2) Decode the instruction to determine the operation. (3) Fileh data from memory if necessary WExecute: , (4) Perform the operation on the (5) Stope the pesult in memory if needed.



\* What is the furction of instruction queue? Ans. Instruction queue is used to prefeth the next instructions in a separate buffer while the processor is areading the euppent instruction. \* What is the function of instruction Pointer (1P) ? Ans: The instruction pointer contains the offset address of the mext instruction to be executed by the execution unit. These upcoming executable instructions are prefetched by the execut instruction queue.

80 - 124 10000000 128 00001011 777 \* A memory loadion has physically address 80FD2H. In what segment does it have offsel BFD2+17 We know that, Physical address = 10x segment address + offsel address > 10× segment address = Physical address - offset address = 80F02H - BF02H = 75000h => segment address = 7500h

\* Features of 8086 mieroprocesson: (1) 16 bit data bus (2) 16 bit ALU (3) 2 functional units (4) 1 MB RAM (5) 20 bit oddress bus (6) 40 pin dual in line package (7) Dosigned to operate in 2 modes. (2) Marximum mode \*\*E (3) Minimum mode (8) 14 16bil 16-bil negisters (9) Can support up to 64K 1/0 popts

\* What is the function of a Ans: A co-processor is used to supplement the functions of a of co-processors in floating point anithmetic. \* What is macro? Ans: A magno is a set of instructions grouped under a single unix. It is another method for implementing in the 8086 microprocessors. In other words a macro is a programmable pattern which translates a certain sequence of input into a preset sequence of output.

+ What is PSP? Ans: When a program is laded in monory, DOS prefaces it with a 256 tyle program segment prefix. The PSP cordains information about the program. \* What do you mean by the following? MOV AX, @DATA MOV DS, AX MOV ES, AX Ans: Have, @ DATA is the name of the data segment defined by . ONTA. The assembles fromslats the name QDATA into a segment number. DOS places its segment number in both DS and Es before executing the program.
The result is that DS does not contain.
The segment number of the data segment. the givens lines connect this issue.

+ what is the meaning of the following? LEA DX, MSG. MOV AH, 9 Ans: (1) The LEA DX, MSh: puts of a copy of the offset address of MSG in DX, MSh remains unchanged. (2) MOV AH, 9: enables a request for m function 9 of the 24 INT 21H dos powline to be executed. (3) INT 21H: Executes the 9th function of the dos no Dos nowline. \* translate, the following, high level language assignment statements to assembly language? (i) A= B-2C-A+1 Ans: MOV AX, \$2 | MOV SUP AX, A SUB B, AX SUB 6,A MOV A, AX

| 14 |                                                                          |
|----|--------------------------------------------------------------------------|
|    |                                                                          |
|    | * Basic differences between 8086  and 8088 microprocesson:               |
|    | 8086 8088                                                                |
|    | (1) 8086 has a 16-bit (1) 8088 has a data bus                            |
|    | (e) 8086 has a (2)8088 has a faster clock rate slow set clock rate       |
|    | * Similarity between 8086 and 8088: . Both have the same instruction set |
| -  | * 80386 803865×                                                          |
| 1- | 32 bit dala bus 16 bit data bus                                          |
|    |                                                                          |
|    |                                                                          |
|    |                                                                          |
|    |                                                                          |
|    |                                                                          |
|    |                                                                          |

\* Uses of 110 points? Ans: 110 devices are connected to the computer through 1/0 cincuits. Each of those cincuits contain several negistors called 1/0 ports. 110 ports one und for data and earted commands. 110 poets function as transfer points between the CPU and 1/0 devices. \* What do you mean by a 20bit address bus? Ans: A #20 bit address bus can accessing up to 220 me mony Jocations. 220 bytes = 1 MB.

· DATA WARI DW OAH, ODH, \*\*\*\* . CODE MAIN PROC. MOV AX, QUATA MOV DS, AX LE MOV AH, 9 LEA DX, WART INT 21H INT 214 INT 21H INT 21H INT 21H MOV AH.40H



\* What do you mean by (i) . CA file (ii) . EXE file (iii). LST file (iv) Object file Ans: cid. EXE file is an executable file which is a main entry point for execution of a program. (i) . CRF file: . CRF or cross reference file is a listing of names that appear in the program and the line numbers on which they occur. It is useful for locating variables and labels in a large program. (iv) Object file: The machine language file eneated by the assembler from the source program file. (iii). LST file: The source listing file is a line-numbered text file that displays assembly language code and the corresponding machine code side by side and gives other information about the program.

\*What will be the output afters
executed the following code: XOR AX, AX MOV CX, 16 TOP: ROL DX,1 NEXT: LOOP TOP Ans: The AX will contain, the number of 1 bits present in DX. After ROL executues, if notated bit is 1, then ef becomes 1 and INC is shipped and Ax is incommented. of potated bit is 0, the loop And by the end of 16 loop eyeler, we got the number of 16 lits of we got the number of 16 lits of a shored in A AX.

\* What are the advantages of a stack? (1) Saves the contasts of negisters for the calling program while a (2) Slock holds data or addresses that will be aded upon by a procedure. (3) Section of memory is set aside for storing return addresses.

16bil microprocessor? and 32 16bil microppocesson | 82 bil microppocesson (9) ALU performs
operation on 16 bits operation on 32 bits \* Write a macro to place the largest of two ords in Ax? Ans: GET\_BIB MARRO WORDS, WORDS LOCAL EXIT MOV AX, WORDS CMP AX, WORD 2 JG EXIT MOV AXWORDZ EXIT: ENDM





| 54 | 53 | Segment register |
|----|----|------------------|
| 0  | 0, | Endra            |
| 0  | 1  | Stock            |
| 1  | 0  | Code/none        |
| 1  | 1  | Data             |

(e) QS, and QSo: These are grave status signals. They provide the status of the instruction.

| Status                 |
|------------------------|
|                        |
| No operation           |
| First by the of opende |
| I Empty the oraque     |
| Subsequent byte        |
|                        |

(P) LOCK: When LOCK signal is active, it indicates the processors not to ask the CPU to leave the system bus

|     | the is u | sed ! | status signals that provide status signals the operation, which bus Controllon bus denenate memory and 10 generate memory and 10 ignals. |
|-----|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------|
| -5  | 2   5,   | So    | Status                                                                                                                                   |
| 1   | 0        | 10    | Interrupt achnowledgement                                                                                                                |
| - C | 10       | 0     | 1/0 Write                                                                                                                                |
| 10  | 1        | 1     | Hall.                                                                                                                                    |
| 1   | 10       | 0     | Opeode felch                                                                                                                             |
| 1   | 10       | 1     | Memory read                                                                                                                              |
| 1   | 1        | 0     | Memory write                                                                                                                             |
| 1   | 1        | , 1   | Passive                                                                                                                                  |

